- Meets or Exceeds ANSI TIA/EIA-644-1995 Standard
- Integrated Line Termination Resistor
- **Designed for Signaling Rates up to** 400 Mbps
- Operates From a 2.4-V to 3.6-V Supply
- Available in the SOT23-5 Package
- **Differential Input Voltage Threshold Less** Than 100 mV
- Propagation Delay Times, 2.5 ns Typical •
- Power Dissipation at 200 MHz is Typically 60 mW
- **Bus-Pin ESD Protection Exceeds 15 kV**
- **Open-Circuit Fail Safe**
- Outputs High Impedance With V<sub>CC</sub> < 1.5 V •

#### description

The SN65LVDT2 is a single low-voltage differential line receiver in a small-outline transistor package. The inputs comply with the TIA/EIA-644 standard and provide a maximum differential input threshold of 100 mV over an input common-mode voltage range of 0 V to 2.5 V.

When used with a low-voltage differential signaling (LVDS) driver (such as the SN65LVDS1)



SLLS374B - JULY 1999 - REVISED JANUARY 2000



logic diagram



#### **Function Table**

| INPUTS                             | OUTPUT |
|------------------------------------|--------|
| $V_{ID} = V_A - V_B$               | R      |
| $V_{ID} \ge 100 \text{ mV}$        | н      |
| –100 mV < V <sub>ID</sub> < 100 mV | ?      |
| $V_{ID} \le -100 \text{ mV}$       | L      |
| Open                               | Н      |

H = high level, L = low level, ? = indeterminate

in a point-to-point connection, data or clocking signals can be transmitted over printed-circuit board traces or cables at very high rates with very low electromagnetic emissions and power consumption.

The high-speed switching of LVDS signals requires the use of a line impedance matching resistor at the receiving-end of the cable or transmission media. TI offers both the SN65LVDT2, which integrates the terminating resistor for point-to-point applications, and its companion the SN65LVDS2, which requires an external resistor. The packaging, low power, low EMI, high ESD tolerance, and wide supply voltage range make these devices ideal for battery-powered applications.

The SN65LVDT2 is characterized for operation from –40°C to 85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters



Copyright © 2000, Texas Instruments Incorporated

SLLS374B - JULY 1999 - REVISED JANUARY 2000

#### equivalent input and output schematic diagrams



#### absolute maximum ratings over operating free-air temperature (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub> (see Note 1)             |                              |
|----------------------------------------------------------------|------------------------------|
| Voltage range (A, B, or R)                                     |                              |
| Electrostatic discharge: A, B, and GND (see Note 2)            | CLass 3, A:15 kV, B:600 V    |
| Continuous total power dissipation                             | See dissipation rating table |
| Storage temperature range                                      |                              |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds . |                              |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values, except differential I/O bus voltages are with respect to network ground terminal.

2. Tested in accordance with MIL-STD-883C Method 3015.7.

#### DISSIPATION RATING TABLE

| PACKAGE | T <sub>A</sub> ≤ 25°C | DERATING FACTOR                          | T <sub>A</sub> = 85°C |
|---------|-----------------------|------------------------------------------|-----------------------|
|         | POWER RATING          | ABOVE T <sub>A</sub> = 25°C <sup>†</sup> | POWER RATING          |
| DBV     | 385 mW                | 3.1 mW/°C                                | 200 mW                |

<sup>†</sup> This is the inverse of the junction-to-ambient thermal resistance when board-mounted (low-K) and with no air flow.

#### recommended operating conditions

|                                                           | MIN | NOM MAX                                         | UNIT |
|-----------------------------------------------------------|-----|-------------------------------------------------|------|
| Supply voltage, V <sub>CC</sub>                           | 2.4 | 3.3 3.6                                         | V    |
| Magnitude of differential input voltage, VID              | 0.1 | 0.6                                             | V    |
| Common-mode input voltage, V <sub>IC</sub> (see Figure 6) | 0   | $\frac{2.4 - \frac{ V_{ D} }{2}}{V_{CC} - 0.8}$ | V    |
| Operating free-air temperature, T <sub>A</sub>            | -40 | 85                                              | °C   |



SLLS374B - JULY 1999 - REVISED JANUARY 2000



#### electrical characteristics over recommended operating conditions, $V_{CC}$ = 2.4 V to 3 V (unless otherwise noted)

|                                 | PARAMETER                                           | TEST CONDITIONS                                                  | MIN  | TYP† | MAX | UNIT |
|---------------------------------|-----------------------------------------------------|------------------------------------------------------------------|------|------|-----|------|
| VITH+                           | Positive-going differential input voltage threshold | Coo Figure 2 and Table 4                                         |      |      | 100 |      |
| VITH-                           | Negative-going differential input voltage threshold | See Figure 2 and Table 1                                         | -100 |      |     | mV   |
| VOH                             | High-level output voltage                           | $I_{OH} = -8 \text{ mA}$                                         | 1.9  | 2.4  |     | V    |
| VOL                             | Low-level output voltage                            | I <sub>OL</sub> = 8 mA                                           |      | 0.25 | 0.4 | V    |
| ICC                             | Supply current                                      | No load,<br>Steady state                                         |      | 4    | 7   | mA   |
| 1.                              | Input ourrent (A or D inputs)                       | V <sub>1</sub> = 0 V                                             |      |      | ±40 | ۵    |
| I Input current (A or B inputs) |                                                     | $V_{I} = 2.4 \text{ V or } V_{CC} - 0.8$                         | -2.4 |      |     | μA   |
| IID                             | Differential input current ( $I_{IA} - I_{IB}$ )    | $V_{IA} = 0.4 V, V_{IB} = 0 V$<br>$V_{IA} = 2.4 V, V_{IB} = 2 V$ | 3    | 3.6  | 4.4 | mA   |
| l <sub>l(OFF)</sub>             | Power-off input current (A or B inputs)             | $V_{CC} = 0 V,$<br>$V_{I} = 2.4 V,$<br>Other input open          |      |      | 40  | μΑ   |

<sup>†</sup> All typical values are at 25°C and with a 2.7-V supply.

#### receiver switching characteristics over recommended operating conditions, V<sub>CC</sub> = 2.4 V to 3 V (unless otherwise noted)

|                    | PARAMETER                                            | TEST CONDITIONS             | MIN | TYP† | MAX | UNIT |
|--------------------|------------------------------------------------------|-----------------------------|-----|------|-----|------|
| <sup>t</sup> PLH   | Propagation delay time, low-to-high-level output     |                             | 1.4 | 2.6  | 3.6 | ns   |
| <sup>t</sup> PHL   | Propagation delay time, high-to-low-level output     |                             | 1.4 | 2.5  | 3.6 | ns   |
| t <sub>sk(p)</sub> | Pulse skew ( t <sub>pHL</sub> – t <sub>pLH</sub>  )‡ | CL = 10 pF,<br>See Figure 3 |     | 0.1  | 0.6 | ns   |
| t <sub>r</sub>     | Output signal rise time                              |                             |     | 0.8  | 1.4 | ns   |
| t <sub>f</sub>     | Output signal fall time                              |                             |     | 0.8  | 1.4 | ns   |

<sup>†</sup> All typical values are at 25°C and with a 2.7-V. <sup>‡</sup>  $t_{sk(p)}$  is the magnitude of the time difference between the high-to-low and low-to-high propagation delay times at an output.



SLLS374B - JULY 1999 - REVISED JANUARY 2000

# electrical characteristics over recommended operating conditions, $V_{CC} = 3 V$ to 3.6 V (unless otherwise noted)

|                  | PARAMETER                                                       | TEST CONDITIONS                                         | MIN  | түр† | MAX | UNIT |
|------------------|-----------------------------------------------------------------|---------------------------------------------------------|------|------|-----|------|
| VITH+            | Positive-going differential input voltage threshold             | See Figure 2 and Table 1                                |      |      | 100 | mV   |
| V <sub>ITH</sub> | Negative-going differential input voltage threshold             | See Figure 2 and Table 1                                | -100 |      |     | mv   |
| VOH              | High-level output voltage                                       | I <sub>OH</sub> = -8 mA                                 | 2.4  | 3    |     | V    |
| VOL              | Low-level output voltage                                        | I <sub>OL</sub> = 8 mA                                  |      | 0.25 | 0.4 | V    |
| ICC              | Supply current                                                  | No load,<br>Steady state                                |      | 5    | 8   | mA   |
| 1.               | Innut ourroot (A. or D. innuto)                                 | VI = 0 V,<br>Other input open                           |      |      | ±40 | A    |
| Ι                | Input current (A or B inputs)                                   | V <sub>I</sub> = 2.4 V,<br>Other input open             | -2.4 |      |     | μA   |
| I <sub>ID</sub>  | Differential input current (I <sub>IA</sub> – I <sub>IB</sub> ) |                                                         | 3    | 3.6  | 4.4 | mA   |
| II(OFF)          | Power-off input current (A or B inputs)                         | $V_{CC} = 0 V,$<br>$V_{I} = 2.4 V,$<br>Other input open |      |      | 40  | μΑ   |

<sup>†</sup> All typical values are at 25°C and with a 3.3-V supply.

# receiver switching characteristics over recommended operating conditions, $V_{CC}$ = 3 V to 3.6 V (unless otherwise noted)

|                    | PARAMETER                                                        | TEST CONDITIONS                         | MIN | TYP† | MAX | UNIT |
|--------------------|------------------------------------------------------------------|-----------------------------------------|-----|------|-----|------|
| <sup>t</sup> PLH   | Propagation delay time, low-to-high-level output                 |                                         | 1.4 | 2.6  | 3.1 | ns   |
| t <sub>PHL</sub>   | Propagation delay time, high-to-low-level output                 |                                         | 1.4 | 2.5  | 3.1 | ns   |
| <sup>t</sup> sk(p) | Pulse skew ( t <sub>pHL</sub> – t <sub>pLH</sub>  ) <sup>‡</sup> | C <sub>L</sub> = 10 pF,<br>See Figure 3 |     | 0.1  | 0.5 | ns   |
| tr                 | Output signal rise time                                          |                                         |     | 0.7  | 1.1 | ns   |
| t <sub>f</sub>     | Output signal fall time                                          |                                         |     | 0.7  | 1.1 | ns   |

<sup>†</sup> All typical values are at 25°C and with a 3.3-V.

 $t_{sk(p)}$  is the magnitude of the time difference between the high-to-low and low-to-high propagation delay times at an output.



SLLS374B - JULY 1999 - REVISED JANUARY 2000

#### PARAMETER MEASUREMENT INFORMATION



Figure 2. Receiver Voltage Definitions

|      | PPLIED VOLTAGES<br>(V)<br>RESULTING DIFFERENTIAL<br>INPUT VOLTAGE<br>(mV) |                 | RESULTING COMMON-<br>MODE INPUT VOLTAGE<br>(V) |
|------|---------------------------------------------------------------------------|-----------------|------------------------------------------------|
| VIA  | V <sub>IB</sub>                                                           | V <sub>ID</sub> | VIC                                            |
| 1.25 | 1.15                                                                      | 100             | 1.2                                            |
| 1.15 | 1.25                                                                      | -100            | 1.2                                            |
| 2.4  | 2.3                                                                       | 100             | 2.35                                           |
| 2.3  | 2.4                                                                       | -100            | 2.35                                           |
| 0.1  | 0                                                                         | 100             | 0.05                                           |
| 0    | 0.1                                                                       | -100            | 0.05                                           |
| 1.5  | 0.9                                                                       | 600             | 1.2                                            |
| 0.9  | 1.5                                                                       | -600            | 1.2                                            |
| 2.4  | 1.8                                                                       | 600             | 2.1                                            |
| 1.8  | 2.4                                                                       | -600            | 2.1                                            |
| 0.6  | 0                                                                         | 600             | 0.3                                            |
| 0    | 0.6                                                                       | -600            | 0.3                                            |

#### Table 1. Receiver Minimum and Maximum Input Threshold Test Voltages



SLLS374B - JULY 1999 - REVISED JANUARY 2000



#### PARAMETER MEASUREMENT INFORMATION

NOTE A: All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 1$  ns, pulse repetition rate (PRR) = 50 Mpps, pulse width = 10 ± 0.2 ns. CL includes instrumentation and fixture capacitance within 0,06 m of the D.U.T.

Figure 3. Timing Test Circuit and Waveforms



SLLS374B - JULY 1999 - REVISED JANUARY 2000



### **TYPICAL CHARACTERISTICS**



SLLS374B – JULY 1999 – REVISED JANUARY 2000

### **APPLICATION INFORMATION**

#### fail safe

One of the most common problems with differential signaling applications is how the system responds when no differential voltage is present on the signal pair. The LVDS receiver is like most differential line receivers, in that its output logic state can be indeterminate when the differential input voltage is between –100 mV and 100 mV and within its recommended input common-mode voltage range. TI's LVDS receiver is different in how it handles the open-input circuit situation, however.

Open-circuit means that there is little or no input current to the receiver from the data line itself. This could be when the driver is in a high-impedance state or the cable is disconnected. When this occurs, the LVDS receiver will pull each line of the signal pair to near  $V_{CC}$  through 300-k $\Omega$  resistors as shown in Figure 10. The fail-safe feature uses an AND gate with input voltage thresholds at about 2.3 V to detect this condition and force the output to a high-level regardless of the differential input voltage.



Figure 8. Open-Circuit Fail Safe of the LVDS Receiver

It is only under these conditions that the output of the receiver will be valid with less than a 100 mV differential input voltage magnitude. The presence of the termination resistor, Rt, does not affect the fail-safe function as long as it is connected as shown in the figure. Other termination circuits may allow a dc current to ground that could defeat the pullup currents from the receiver and the fail-safe feature.



SLLS374B - JULY 1999 - REVISED JANUARY 2000

#### **MECHANICAL INFORMATION**

#### PLASTIC SMALL-OUTLINE

DBV (R-PDSO-G5)



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. Falls within JEDEC MO-178



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 2000, Texas Instruments Incorporated